Total No. of Printed Pages:2 ## SUBJECT CODE NO:- 2121 FACULTY OF SCIENCE AND TECHNOLOGY ## B.Sc. F.Y Sem-II ## Examination March/April-2022 (To be held in June/July-2022) Electronics Paper-V Digital Electronics-II | [Time: 1:53 Hours] | | | | | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--| | N. B | Please check whether you have got the right question paper. 1) Attempt all questions. 2) Illustrate your answer with suitable diagram. | Sept. | | | | Q.1 | Explain the operation of the D-flip-flop using suitable logic diagram give its truth table and symbol. | 20 | | | | | OR | | | | | | Explain the synchronous decade counter with suitable logic diagram. Sketch the timing diagram. | | | | | Q.2 | With the neat logic diagram explain serial in parallel out shift register. | 20 | | | | | OR | | | | | | Write short notes on (any four) 1) T-Flip-flop 2) Read only memory 3) Dual slope A/D converter 4) Parallel in parallel out shift register 5) R/2R ladder type D/A converter | | | | | Q.3 | MCQ 1. Ic 7476 couristflip flops a) One b) Three c) Two d) Four | 10 | | | | | <ul> <li>2. In master slave flip when slave is activated or enable</li> <li>a) Clock pulse goes high</li> <li>b) Clock pulse goes low</li> <li>c) Both a &amp; b</li> <li>d) None of above</li> </ul> | | | | | | 3. If a counter is constructed with five flip flops the maximum member of binary state is a) 8 b) 32 c) 64 d) 128 | | | | | | 4. The flip flop is known asflip flop if clock is high and input is high then output is always high | | | | | | a) | SRFF | | b) | T-FF | | | |---------------------------------|-----------------------------------------------------------|---------------------------------------------------------|-------------|----------|-------------------------------------|--|--| | | c) | DFF | | d) | All above | | | | 5. | Which of the following is not shift register application? | | | | | | | | | a) | SIPO | | b) | SISO | | | | | c) | PIPO | | | SISS | | | | 6 | In sync | hronous counter circuit present state is det | term | ine | | | | | 0. | | Unclocked FF | | | | | | | | a) | | 10°. | | Clocked FF | | | | | c) | FF | d | ) [ | atches | | | | 7. | How m | any clock pulses are required to complete | ly lo<br>b) | ) ~[X ' | serially a five bit shift register? | | | | | c) | | d) | 4 | | | | | 8. | RAM n | nemory is | | | | | | | | | Volatile | 50 | <b>b</b> | Non volatile | | | | | , | Permanent | | -7 | None of the above | | | | 9. | In EPR | OM data isstored. | | 150° | | | | | | a) | Temporary | | ીર્ગ | Permanent | | | | | c) | Both a & b | | C) | None of above | | | | | , | | | | | | | | 10. How many types of RAMS are? | | | | | | | | | | a) | Three | SOX | b) | Four | | | | | c) | Two | × 0 | 4 | Five | | | | | , | 92 Y N 32 91 W 45 Y X X X X X Y Y Y Y Y X Y X Y X Y X Y | O NY | UX | ) × | | |