## Total No. of Printed Pages:2 ## **SUBJECT CODE NO:- 2177** FACULTY OF SICNECE AND TECHNOLOGY B.Sc. S.Y. (Sem- IV) ## Examination March/April-2022 (To Be Held In June/July-2022) **Electronics Paper- XII** | | A) 8086 Microprocessor Interfacing | | |--------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------| | [Time: 1:53 Hours] | | [Max. Marks: 5 | | | Please check whether you have got the right question paper. | | | N.B | i) Attempt all questions. | 500 C X X X X X X X X X X X X X X X X X X | | | ii) Illustrate your answer with suitable labelled diagram. | | | | | | | Q. 1 | Draw the pin diagram of PIO 8255 and explain the functions of the following pins. | 20 | | | 1) Data bus (D <sub>o</sub> -D <sub>7</sub> ) | | | | 2) Port A (PA <sub>0</sub> PA <sub>7</sub> ) | | | | 3) Port B (PB <sub>0</sub> – PB <sub>7</sub> ) | | | | 4) Port C (PC <sub>0</sub> – PC <sub>7</sub> ) | | | | 5) Address Line (A <sub>1</sub> - A <sub>0</sub> ) | | | | | 20 | | | Explain Asynchronous mode format of 8251 with suitable diagram. | 20 | | Q. 2 | Draw the functional block diagram of 8253 and explain the function of each block. | 20 | | | OR SOLVEN | | | | Write short notes on any four of the following | 20 | | | 1) Static RAM Interfacing | | | | 2) Synchronous mode word format of 8251 | | | | 3) Control word of 8253 | | | | 4) Features of 8251 | | | | 5) Mode o for 8255 | | | | 6) Control word for 8251 | | | Q. 3 | Attempt following multiple choice question | 10 | | | 1) The 8253 consists of counters. | | | | a) Two | | | | b) Three | | | | c) Four | | | | d) one | | | | 2) Control word register is accessed when line A <sub>0</sub> and A <sub>1</sub> are at logic | | | | | | | | | | | | c) 0 or 1 | | | | d) All of these, | | | | 3) The IC 8253 has pins | | | | | | | | b) 16 | | | | c) 24 | | |----------------------------------------------------------------------------|----------------------------------------------------------------------------------|--| | | d) 40 | | | 4) | IC 8251 is receiver and transmitter compatible with processor | | | - / | a) Synchronous | | | | b) Asynchronous | | | | c) Synchronous & Asynchronous | | | | d) None of the above | | | 5) | When data may be transfer between two trans receivers then this mode is | | | , | a) Simplex | | | | b) Duplex | | | | c) Half duplex | | | | d) triplex | | | 6) | In BSR mode the 8-bits of Part C can be set or Reset depending on of the control | | | | word. | | | | a) A <sub>o</sub> | | | | b) B <sub>o</sub> | | | | | | | | d) B <sub>1</sub> | | | 7) | The two groups of I/O pins are named as group | | | | a) C | | | | b) D | | | | c) C and D | | | | d) A and B | | | 8) | The stepper motors have been designed to work with | | | | a) Digital circuit | | | | b) Analogue circuit | | | | c) Both a and b | | | | d) None of these | | | 9) | The semiconductor RAM's are classified as | | | | a) Static RAM | | | | b) Dynamic RAM | | | 100 | c) Dynamic ROM | | | | d) Both a and b | | | 10) If memory has thirteen address lines then its capacity is written as – | | | | 6 2 | a) 2k | | | 300 | b) 4k | | | | c) 8k | | | | d) 16k | |